# CD4034BM/CD4034BC 8-Stage TRI-STATE® Bidirectional Parallel/Serial Input/Output Bus Register

# **General Description**

The CD4034BM/CD4034BC is an 8-bit CMOS static shift register with two parallel bidirectional data ports (A and B) which, when combined with serial shifting operations, can be used to (1) bidirectionally transfer parallel data between two buses, (2) convert serial data to parallel form and direct them to either of two buses, (3) store (recirculate) parallel data, or (4) accept parallel data from either of two buses and convert them to serial form. These operations are controlled by five control inputs:

A ENABLE (AE): "A" data port is enabled only when AE is at logical "1". This allows the use of a common bus for multiple packages.

**A-BUS-TO-B-BUS/B-BUS-TO-A-BUS (A/B):** This input controls the direction of data flow. When at logical "1", data flows from port A to B (A is input, B is output). When at logical "0", the data flow direction is reversed.

ASYNCHRONOUS/SYNCHRONOUS (A/S): When A/S is at logical "0", data transfer occurs at positive transition of the CLOCK. When A/S is at logical "1", data transfer is independent of the CLOCK for parallel operation. In serial mode, A/S input is internally disabled such that operation is always synchronous. (Asynchronous serial operation is not possible.)

PARALLEL/SERIAL (P/S): A logical "1" P/S input allows data transfer into the registers via A or B port (synchronous if A/S = logical "0", asynchronous if A/S = logical "1"). A logical "0" P/S allows serial data to transfer into the register synchronously with the positive transition of the CLOCK, independent of the A/S input.

**CLOCK:** Single phase, enabled only in synchronous mode. (Either P/S = logical "1" and A/S = logical "0" or P/S = logical "0".

All register stages are D-type master-slave flip-flops with separate master and slave clock inputs generated internally to allow synchronous or asynchronous data transfer from master to slave.

All inputs are protected against damage due to static discharge by diode clamps to  $V_{\mbox{\scriptsize DD}}$  and  $V_{\mbox{\scriptsize SS}}.$ 

## **Features**

- Wide supply voltage range
- High noise immunity
- 3.0V to 18V 0.45 V<sub>DD</sub> (typ.)
- Low power TTL

compatibility

- Fan out of 2 driving 74L or 1 driving 74LS
- RCA CD4034B second source

# **Applications**

- Parallel Input/Parallel Output Parallel Input/Serial Output Serial Input/Parallel Output Serial Input/Serial Output register
- Shift right/shift left register
- Shift right/shift left with parallel loading
- Address register
- Buffer register
- Bus system register with enable parallel lines at bus side
- Double bus register system
- Up-down Johnson or ring counter
- Pseudo-random code generators
- Sample and hold register (storage, counting, display)
- Frequency and phase comparator

# **Connection Diagram**



Order Number CD4034B

TRI-STATE® is a registered trademark of National Semiconductor Corporation

TL/F/5963-1

# Absolute Maximum Ratings (Notes 1 & 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

 $\begin{array}{ll} \text{DC Supply Voltage (V}_{\text{DD}}) & -0.5 \text{ V}_{\text{DC}} \text{ to } +18 \text{ V}_{\text{DC}} \\ \text{Input Voltage (V}_{\text{IN}}) & -0.5 \text{ V}_{\text{DC}} \text{ to V}_{\text{DD}} + 0.5 \text{ V}_{\text{DC}} \\ \text{Storage Temp. Range (T}_{\text{S}}) & -65^{\circ}\text{C to } +150^{\circ}\text{C} \end{array}$ 

Power Dissipation ( $P_D$ )

Dual-In-Line 700 mW Small Outline 500 mW

Lead Temperature (T<sub>L</sub>) (Soldering, 10 seconds)

# Recommended Operating

Conditions (Note 2)

DC Supply Voltage (V<sub>DD</sub>)  $+3 \text{ V}_{DC} \text{ to } +15 \text{ V}_{DC}$  Input Voltage (V<sub>IN</sub>)  $0 \text{ V}_{DC} \text{ to V}_{DD} \text{ V}_{DC}$ 

Operating Temperature Range (T<sub>A</sub>) CD4034BM

# DC Electrical Characteristics CD4034BM (Note 2)

| Symbol          | Parameter                          | Conditions                                                                                                                                                    | −55°C                 |                      | + 25°C                |                    |                      | + 125°C               |                      | Units          |
|-----------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|-----------------------|--------------------|----------------------|-----------------------|----------------------|----------------|
| Symbol          | raiailletei                        | Conditions                                                                                                                                                    | Min                   | Max                  | Min                   | Тур                | Max                  | Min                   | Max                  | Jillis         |
| I <sub>DD</sub> | Quiescent Device Current           | $V_{DD} = 5V, V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{DD} = 10V, V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{DD} = 15V, V_{IN} = V_{DD} \text{ or } V_{SS}$ |                       | 5<br>10<br>20        |                       |                    | 5<br>10<br>20        |                       | 150<br>300<br>600    | μΑ<br>μΑ<br>μΑ |
| V <sub>OL</sub> | Low Level Output Voltage           | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$                                                                                                                   |                       | 0.05<br>0.05<br>0.05 |                       |                    | 0.05<br>0.05<br>0.05 |                       | 0.05<br>0.05<br>0.05 | V<br>V<br>V    |
| V <sub>OH</sub> | High Level Output Voltage          | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$                                                                                                                   | 4.95<br>9.95<br>14.95 |                      | 4.95<br>9.95<br>14.95 |                    |                      | 4.95<br>9.95<br>14.95 |                      | V<br>V         |
| V <sub>IL</sub> | Low Level Input Voltage            | $V_{DD} = 5V$ , $V_{O} = 0.5V$ or 4.5V $V_{DD} = 10V$ , $V_{O} = 1.0V$ or 9.0V $V_{DD} = 15V$ , $V_{O} = 1.5V$ or 13.5V                                       |                       | 1.5<br>3.0<br>4.0    |                       |                    | 1.5<br>3.0<br>4.0    |                       | 1.5<br>3.0<br>4.0    | V<br>V         |
| V <sub>IH</sub> | High Level Input Voltage           | $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$<br>$V_{DD} = 10V, V_{O} = 1.0V \text{ or } 9.0V$<br>$V_{DD} = 15V, V_{O} = 1.5V \text{ or } 13.5V$               | 3.5<br>7.0<br>11.0    |                      | 3.5<br>7.0<br>11.0    |                    |                      | 3.5<br>7.0<br>11.0    |                      | V<br>V         |
| I <sub>OL</sub> | Low Level Output Current (Note 3)  | $V_{DD} = 5V, V_{O} = 0.4V$ $V_{DD} = 10V, V_{O} = 0.5V$ $V_{DD} = 15V, V_{O} = 1.5V$                                                                         | 0.64<br>1.6<br>4.2    |                      | 0.51<br>1.3<br>3.4    |                    |                      | 0.36<br>0.9<br>2.4    |                      | mA<br>mA<br>mA |
| ГОН             | High Level Output Current (Note 3) | $V_{DD} = 5V, V_{O} = 4.6V$ $V_{DD} = 10V, V_{O} = 9.5V$ $V_{DD} = 15V, V_{O} = 13.5V$                                                                        | -0.64<br>-1.6<br>-4.2 |                      | -0.51<br>-1.3<br>-3.4 |                    |                      | -0.36<br>-0.9<br>-2.4 |                      | mA<br>mA<br>mA |
| I <sub>IN</sub> | Input Curent                       | $V_{DD} = 15V, V_{IN} = 0V$<br>$V_{DD} = 15V, V_{IN} = 15V$                                                                                                   | -0.1                  | 0.1                  | -0.1                  | - 10 <sup>-5</sup> | 0.1                  | -1.0                  | 1.0                  | μA<br>μA       |
| loz             | TRI-STATE Leakage<br>Current       | $V_{DD} = 15V, V_{O} = 0V$<br>$V_{DD} = 15V, V_{O} = 15V$                                                                                                     | -0.1                  | 0.1                  | -0.1                  | -10 <sup>-5</sup>  | 0.1                  | -1.0                  | 1.0                  | μA<br>μA       |

260°C

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2:  $V_{SS} = 0V$  unless otherwise specified.

Note 3:  $I_{\mbox{\scriptsize OH}}$  and  $I_{\mbox{\scriptsize OL}}$  are tested one output at a time.

# DC Electrical Characteristics CD4034BC (Note 2)

| Symbol          | Parameter                          | Conditions                                                                                                                                                    | -40°C                 |                      | + 25°C                |                   |                      | + 85°C                |                      | Units          |
|-----------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|-----------------------|-------------------|----------------------|-----------------------|----------------------|----------------|
| Symbol          | Farameter                          | Conditions                                                                                                                                                    | Min                   | Max                  | Min                   | Тур               | Max                  | Min                   | Max                  | Oills          |
| I <sub>DD</sub> | Quiescent Device Current           | $V_{DD} = 5V, V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{DD} = 10V, V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{DD} = 15V, V_{IN} = V_{DD} \text{ or } V_{SS}$ |                       | 20<br>40<br>80       |                       |                   | 20<br>40<br>80       |                       | 150<br>300<br>600    | μΑ<br>μΑ<br>μΑ |
| V <sub>OL</sub> | Low Level Output Voltage           | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$                                                                                                                   |                       | 0.05<br>0.05<br>0.05 |                       |                   | 0.05<br>0.05<br>0.05 |                       | 0.05<br>0.05<br>0.05 | V<br>V         |
| V <sub>OH</sub> | High Level Output Voltage          | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$                                                                                                                   | 4.95<br>9.95<br>14.95 |                      | 4.95<br>9.95<br>14.95 |                   |                      | 4.95<br>9.95<br>14.95 |                      | V<br>V         |
| V <sub>IL</sub> | Low Level Input Voltage            | $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$<br>$V_{DD} = 10V, V_{O} = 1.0V \text{ or } 9.0V$<br>$V_{DD} = 15V, V_{O} = 1.5V \text{ or } 13.5V$               |                       | 1.5<br>3.0<br>4.0    |                       |                   | 1.5<br>3.0<br>4.0    |                       | 1.5<br>3.0<br>4.0    | V<br>V         |
| V <sub>IH</sub> | High Level Input Voltage           | $V_{DD} = 5V, V_{O} = 0.5V \text{ or } 4.5V$<br>$V_{DD} = 10V, V_{O} = 1.0V \text{ or } 9.0V$<br>$V_{DD} = 15V, V_{O} = 1.5V \text{ or } 13.5V$               | 3.5<br>7.0<br>11.0    |                      | 3.5<br>7.0<br>11.0    |                   |                      | 3.5<br>7.0<br>11.0    |                      | V<br>V         |
| l <sub>OL</sub> | Low Level Output Current (Note 3)  | $V_{DD} = 5V, V_{O} = 0.4V$ $V_{DD} = 10V, V_{O} = 0.5V$ $V_{DD} = 15V, V_{O} = 1.5V$                                                                         | 0.52<br>1.3<br>3.6    |                      | 0.44<br>1.1<br>3.0    |                   |                      | 0.36<br>0.9<br>2.4    |                      | mA<br>mA<br>mA |
| Іон             | High Level Output Current (Note 3) | $V_{DD} = 5V, V_{O} = 4.6V$<br>$V_{DD} = 10V, V_{O} = 9.5V$<br>$V_{DD} = 15V, V_{O} = 13.5V$                                                                  | -0.52<br>-1.3<br>-3.6 |                      | -0.44<br>-1.1<br>-3.0 |                   |                      | -0.36<br>-0.9<br>-2.4 |                      | mA<br>mA<br>mA |
| I <sub>IN</sub> | Input Current                      | $V_{DD} = 15V, V_{IN} = 0V$<br>$V_{DD} = 15V, V_{IN} = 15V$                                                                                                   | -0.3                  | 0.3                  | -0.3                  | -10 <sup>-5</sup> | 0.3                  | -1.0                  | 1.0                  | μA<br>μA       |
| l <sub>OZ</sub> | TRI-STATE Leakage<br>Current       | $V_{DD} = 15V, V_{O} = 0V$<br>$V_{DD} = 15V, V_{O} = 15V$                                                                                                     | -0.3                  | 0.3                  | -0.3                  | -10 <sup>-5</sup> | 0.3                  | -1.0                  | 1.0                  | μA<br>μA       |

AC Electrical Characteristics\*  $T_A = 25^{\circ}C,\, C_L = 50 \text{ pF},\, R_L = 200 \text{k, input } t_f = t_f = 20 \text{ ns, unless otherwise specified}$ 

| Symbol                              | Parameter                                                                             | Conditions                                   | Min | Тур | Max | Units |
|-------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------|-----|-----|-----|-------|
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay Time, A (B)                                                         | $V_{DD} = 5V$                                |     | 280 | 700 | ns    |
|                                     | Synchronous Parallel Data or Serial                                                   | $V_{DD} = 10V$                               |     | 120 | 270 | ns    |
|                                     | Data Input, B (A) Parallel Data Output                                                | V <sub>DD</sub> = 15V                        |     | 85  | 190 | ns    |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay Time, A (B)                                                         | $V_{DD} = 5V$                                |     | 280 | 700 | ns    |
|                                     | A (B) Asynchronous Parallel Data                                                      | $V_{DD} = 10V$                               | -   | 120 | 270 | ns    |
|                                     | Input, B (A) Parallel Data Output                                                     | $V_{DD} = 15V$                               |     | 85  | 190 | ns    |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Propagation Delay Time from A/B                                                       | $V_{DD} = 5V$ , $R_L = 1.0 \text{ k}\Omega$  |     | 95  | 220 | ns    |
|                                     | or AE to High Impedance State at A                                                    | $V_{DD} = 10V$ , $R_L = 1.0 k\Omega$         |     | 60  | 130 | ns    |
|                                     | Outputs or from A/B to High<br>Impedance State at B Outputs                           | $V_{DD} = 15V, R_L = 1.0 k\Omega$            |     | 45  | 100 | ns    |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Propagation Delay Time from A/B                                                       | $V_{DD} = 5V$ , $R_L = 1.0 \text{ k}\Omega$  |     | 180 | 480 | ns    |
|                                     | or AE to Logical "1" or Logical "0"                                                   | $V_{DD} = 10V, R_L = 1.0 k\Omega$            | t   | 75  | 190 | ns    |
|                                     | State at A Outputs or from A/B to<br>Logical "1" or Logical "0" State at<br>B Outputs | $V_{DD} = 15V$ , $R_L = 1.0 \text{ k}\Omega$ |     | 55  | 140 | ns    |

AC Electrical Characteristics\*  $T_A=25^{\circ}C,\,C_L=50\;\text{pF},\,R_L=200\text{k, input }t_r=t_f=20\;\text{ns, unless otherwise specified (Continued)}$ 

| Symbol                              | Parameter                                           | Conditions                                             | Min            | Тур             | Max              | Units             |
|-------------------------------------|-----------------------------------------------------|--------------------------------------------------------|----------------|-----------------|------------------|-------------------|
| t <sub>THL</sub> , t <sub>TLH</sub> | Output Transition Time                              | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$            |                | 100<br>50<br>40 | 200<br>100<br>80 | ns<br>ns<br>ns    |
| f <sub>CL</sub>                     | Maximum Clock Input Frequency                       | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$            | 2<br>5<br>7    | 4<br>10<br>14   |                  | MHz<br>MHz<br>MHz |
| t <sub>WL</sub> , t <sub>WH</sub>   | Minimum Clock Pulse Width                           | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$            |                | 125<br>50<br>35 | 250<br>100<br>70 | ns<br>ns<br>ns    |
| t <sub>RCL</sub> , t <sub>FCL</sub> | Maximum Clock Rise & Fall Time                      | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$            | 15<br>15<br>15 |                 |                  | μs<br>μs<br>μs    |
| t <sub>SU</sub>                     | Parallel (A or B) and Serial Data<br>Setup Time     | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$            |                | 25<br>10<br>7   | 70<br>30<br>20   | ns<br>ns<br>ns    |
| t <sub>SU</sub>                     | Control Inputs AE, A/B, P/S,<br>A/S Setup Time      | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$            |                | 110<br>35<br>60 | 280<br>100<br>60 | ns<br>ns<br>ns    |
| t <sub>WH</sub>                     | Minimum High Level AE, A/B, P/S,<br>A/S Pulse Width | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$            |                | 160<br>70<br>40 | 400<br>160<br>90 | ns<br>ns<br>ns    |
| C <sub>IN</sub>                     | Average Input Capacitance                           | A and B Data I/O and A/B Control Input Any Other Input |                | 7<br>5          | 15<br>7.5        | pF<br>pF          |
| C <sub>PD</sub>                     | Power Dissipation Capacitance                       | (Note 4)                                               |                | 155             |                  | pF                |

 $<sup>^*\</sup>mbox{AC}$  Parameters are guaranteed by DC correlated testing.

Note 4: C<sub>PD</sub> determines the no-load power consumption of any CMOS device. For complete explanation see 54C/74C Family Characteristics application note, AN-90.

# **Logic Diagram**



TL/F/5963-2





# Applications 16-Bit Parallel In/Parallel Out, Parallel In/Serial Out, Serial In/Parallel Out, Serial In/Serial Out Register V<sub>DD</sub> V<sub>DD</sub> V<sub>DD</sub>



TL/F/5963-11



# **Applications** (Continued)

# Shift Right/Shift Left with Parallel Inputs



TL/F/5963-15

Shift left input must be disabled during parallel entry.

A "High" ("Low") on the Shift Left/Shift Right input allows serial data on the Shift Left Input (Shift Right Input) to enter the register on the positive transition of the clock signal. A "high" on the "A" Enable Input disables the "A" parallel data lines on Registers 1 and 2 and enables the "A" data

lines on Registers 3 and 4 and allows parallel data into Registers 1 and 2. Other logic schemes may be used in place of registers 3 and 4 for parallel loading.

When parallel inputs are not used Registers 3 and 4 and associated logic are not required.

## **Truth Table** "A" Enable P/S A/B A/S Mode Operation\* 0 0 0 Χ Serial Synchronous Serial data input, A- and B-Parallel data outputs disabled. 0 0 Χ Serial Synchronous Serial data input, B-Parallel data output. 1 Parallel 0 1 0 0 B Synchronous Parallel data inputs, A-Parallel data outputs disabled. 0 1 0 1 Parallel B Asynchronous Parallel data inputs, A-Parallel data outputs disabled. 0 1 1 Parallel A-Parallel data inputs disabled, B-Parallel data outputs, synchronous data recirculation. 0 1 1 1 Parallel A-Parallel data inputs disabled, B-Parallel data outputs, asynchronous data recirculation. 0 1 0 Χ Serial Synchronous Serial data input, A-Parallel data output. 1 0 Χ Serial Synchronous Serial data input, B-Parallel data output. 1 1 0 0 Parallel B Synchronous Parallel data input, A-Parallel data output. 1 1 1 0 Parallel B Asynchronous Parallel data input, A-Parallel data output. 1 1 0 Parallel A Synchronous Parallel data input, B-Parallel data output. 1 Parallel 1 1 1 A Asynchronous Parallel data input, B-Parallel data output.

X = Don't Care

<sup>\*</sup>For synchronous operation (serial mode or when A/S = 0 in parallel mode), outputs change state at positive transition of the clock.



# Physical Dimensions inches (millimeters) (Continued)



Molded Dual-In-Line Package (N) Order Number CD4034BMN or CD4034BCN NS Package Number N24A

# LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

Europe

**National Semiconductor** 

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd.

Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408